# CSE2006 Microprocessor & Interfacing

Module – 6
Co-Processor

## Dr. E. Konguvel

Assistant Professor (Sr. Gr. 1),
Dept. of Embedded Technology,
School of Electronics Engineering (SENSE),
konguvel.e@vit.ac.in
9597812810



#### **Module 6: Co-Processor**

- Introduction
- 8087 Numeric Data Processor
- Block Diagram
- Pin Description
- Interfacing 8087 with 8086
- Addressing Modes & Data Formats
- Instruction Sets
- Assembly Language Programs



- $AD_{15} AD_0$ : Time multiplexed address/data lines. During  $T_1$ , these lines are used as address bus  $A_{15} A_0$  and these lines can be used as data bus  $D_{15} D_0$  during  $T_2$ ,  $T_3$ ,  $T_w$  and  $T_4$  states.  $A_0$  is also used as the chip select signal whenever the data transfer is on lower byte ( $D_7$ – $D_0$ ) of data bus.
- $A_{19}/S_6 A_{16}/S_3$ : Time-multiplexed address/status lines and their function are same as the corresponding pins of 8086.  $S_6$ ,  $S_4$  and  $S_3$  are high, when the  $S_5$  is low.
- $\overline{BHE}/S_7$ : To select data on the higher byte of the 8086 data bus during T<sub>1</sub>. During T<sub>2</sub>, T<sub>3</sub>, T<sub>w</sub> and T<sub>4</sub>, this signal is a status line S<sub>7</sub>.
- **INT:** To indicate an unmasked exception that has been received during execution. Usually this signal is handled by 8259A programmable interrupt controller.

• QS<sub>1</sub> & QS<sub>0</sub>: The queue status input signals are used to allow the co-processor to track the progress of an instruction through the 8086 queue and help 8087 co-processor to determine when to access the bus for the escape opcode and operand.

| $QS_1$ | $QS_0$ | Queue Status                         |  |
|--------|--------|--------------------------------------|--|
| 0      | 0      | Queue is idle                        |  |
| 0      |        | First byte of op-ode from queue      |  |
| 1      | 0      | Queue is empty                       |  |
| 1      |        | Subsequent byte of op-ode from queue |  |

- BUSY: Output signal to indicate to the CPU that 8087 coprocessor is busy with the execution of an allotted instruction.
- READY: Input signal used to indicate the 8087 co-processor that the addressed device has completed the data transfer and the bus becomes free for the next bus cycle.

•  $S_2$ ,  $S_1$  &  $S_0$ : Bus status output signals that encode the type of the current bus cycle.

| $\overline{\overline{S}}_2$ | $\overline{S}_1$ | $\overline{S}_0$ | Queue Function        |
|-----------------------------|------------------|------------------|-----------------------|
| 0                           | 0                | 0                | Interrupt acknowledge |
| 0                           | 0                |                  | I/O read              |
| 0                           | 1                | 0                | I/O write             |
| 0                           |                  |                  | Halt                  |
| 1                           | 0                | 0                | Opcode fetch          |
|                             | 0                |                  | Memory read           |
| 1                           | 1                | 0                | Memory write          |
| 1                           |                  |                  | Passive               |

 RESET: Input signal to rest the co-processor after escaping the all internal activities and is ready for execution of any instruction send by the main processor.

- **RQ/GT<sub>0</sub>:** Bus request/grant output signal to control of the bus from the host 8086/8088 for operand transfers. This pin must be connected to the request/grant pin of the host processor.
- **RQ/GT<sub>1</sub>:** Bidirectional pin is used by the other bus masters like DMA controllers to convey their need of the local bus access to 8087. This request must be further conveyed to the host processor.
- CLK: Input clock signal provides the basic timings for the coprocessor operation.
- **V**<sub>cc</sub>: +5 V supply line which is used for the circuit operation.
- GND: Pin connected with the ground terminal of the power supply.

#### **Module 6: Co-Processor**

- Introduction
- 8087 Numeric Data Processor
- Block Diagram
- Pin Description
- Interfacing 8087 with 8086
- Addressing Modes & Data Formats
- Instruction Sets
- Assembly Language Programs

# Interfacing 8087 with 8086



## Interfacing 8087 with 8086

- The 8087 can be connected with the main CPU only in their maximum mode of operation of processor.
- In maximum mode operation, all the control signals are generated by an 8288 bus controller.
- Multiplexed address-data bus lines, AD<sub>15</sub>–AD<sub>0</sub> are connected directly from 8086 to 8087.
- The queue status QS<sub>0</sub> and QS<sub>1</sub> lines may be directly connected to the corresponding pins in case of 8086-based systems.
- RQ/GT<sub>0</sub> of 8087 : RQ/GT<sub>1</sub> of host 8086.
- BUSY of 8087: TEST of host 8086.
- CLK of 8087: CLK of host 8086.
- INT of 8087 is routed to 8086/8088 via PIC

#### **Module 6: Co-Processor**

- Introduction
- 8087 Numeric Data Processor
- Block Diagram
- Pin Description
- Interfacing 8087 with 8086
- Addressing Modes & Data Formats
- Instruction Sets
- Assembly Language Programs

8087 co-processor supports all addressing modes of 8086 and 7 different data types:

- Three Signed Integers
  - 16-bit (word), range: -32768 to +32767
  - 32-bit (short integer), range:  $-2\times10^{+9}$  to  $+2\times10^{+9}$
  - 64-bit (long integer), range:  $-9 \times 10^{+18}$  to  $+9 \times 10^{+18}$
- 18-digit BCD data
- Three floating point type numbers
  - 32-bit (extended precision)
  - 64-bit (extended precision)
  - 80-bit (extended precision)

## **Signed Integers in 8087**



#### Floating Point Units in 8087

- FPU hold signed integers, fractions and mixed numbers.
- Has 3 parts such as sign bit, biased exponent and significant.
- Short (32 bits): single precision, with a bias of 7FH
- Long (64 bits): double precision, with a bias of 3FFH
- Temporary (80 bits): extended precision, with a bias of 3FFFH.

#### Floating Point Units in 8087



#### 8087 Data Types

|                | <b>y</b> .       |           |                                                                           |
|----------------|------------------|-----------|---------------------------------------------------------------------------|
| Data Formats   | Range            | Precision | Most Significant Byte                                                     |
|                |                  |           | 7 0 7 0 7 0 7 0 7 0 7 0 7 0 7 0 7 0 7 0                                   |
| Word Integer   | 10 <sup>4</sup>  | 16 Bits   | $I_{15}$ $I_0$ Two's Complement                                           |
| Short Integer  | 10 <sup>4</sup>  | 32 Bits   | $I_{31}$ $I_0$ Two's Complement                                           |
| Long Integer   | 10 <sup>18</sup> | 64 Bits   | $I_{63}$ Two's Complement                                                 |
| Packed BCD     | 10 <sup>18</sup> | 18 Digits | $\left[\begin{array}{c c} S & D_{17}D_{16} \end{array}\right]$            |
| Short Real     | 10 + 38          | 24 Bits   | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$                    |
| Long Real      | 10 + 308         | 53 Bits   | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$                    |
| Temporary Real | 10+4932          | 64 Bits   | $\begin{bmatrix} S \mid E_{14} & E_{0} \mid F_{0} & F_{63} \end{bmatrix}$ |

Integer: 1

Packed BCD:  $(-1)^S$  (D<sub>17</sub> ... D<sub>0</sub>) Real:  $(-1)^S$  (2<sup>E-Bias</sup>) (F<sub>0</sub>. F<sub>1</sub>..) bias = 127 for short Real 1023 for long Real 16383 for Temp. Real